# Electrical and Electronical Properties of Silicon Nanostructure Produced by Electronical Etching Dr. B.G.Rasheed\* & Dr. E.T.Saleem\*

Received on: 18 / 1/2009 Accepted on: 4 /6 /2009

## Abstract

Porous silicon constituting silicon nanostructures layer have been produce on crystal silicon using different preparation condition in electronical etching process. The electrical properties of the PS/c-Si heterojunction were studied and adopted to obtain the electronic structure and construct the energy band diagram of the device. This device could be used in various applications and was found to be a staggered type.

# الخصائص الكهربائية والالكترونية للسليكون ذو التركيب النانوي المحظر باستخدام طريقة التنميش الكمياوي

#### الخلاصة

في هذا البحث، تم تحظير السليكون المسامي مشتملا على السلكون ذو التركيب النانوي على بلوره سليكون باستخدام شروط تحظير مختلفة حيث تم استخدام تقنيبة التنميش الكهروكميائي من اجل تحضير طبقة السليكون المسامي، الازم من اجل الحصول على المفرق الهجيني نوع (Ps/Si) تم قياس الخصائص الالكترونية ووجدت لتكون معتمدا على مقدار تيار التكوين وتم تحديد مخطط الطاقه للنبيطة المحظره أن هذه النبيطه يمكن أن تسنخدم في مختلف التطبيقات ووجد ليكون من النوع الحاد

## Introduction

Heterojunction devices have been drawn a great attention in recent years mainly due to their use in optoelectronic field [1].The properties of these heterojunction are of very importance when they are used as FET, bipolar transistor, light emitting diode and lasers[2]

The heterostructure PS/p-Si is considered as anisotype heterojunction since PS behaves like n-type semiconductor. The junction capacitance (C) of the anisotype heterojunction of abrupt type can be expressed as **[3]**:

$$C = \left[\frac{q e_1 e_2 N_A N_D}{2(e_1 N_A + e_2 N_D)}\right]^{1/2} (V_{bi} - V_a)^{-1/2} \qquad \dots (1)$$

where  $\boldsymbol{\varepsilon}_1$  and  $\boldsymbol{\varepsilon}_2$  are permittivity of narrow bandgap and wide band gap respectively,  $N_A$  and  $N_D$  are

respectively the free carrier concentration of p-type and n-type semiconductors and  $V_a$  is the applied voltage.

Current Transport Mechanism of such Heterojunction could be explained According to any of the diffusion model, the emission model, and the recombination model **[4,5,6]**, a relation between J and V is represented by:

$$J \propto \exp\left(\frac{qV}{hkT}\right)$$
 .....(2)

where q/kT is the reciprocal of volt equivalent of temperature and  $\eta$  is the diode factor.

The aim of this work is to obtain the electronic structure of the Ps/Si heterojunction and study the

\*Applied Science Department, University of Technology/ Baghdad

#### Eng. & Tech. Journal, Vol. 27, No. 14, 2009

#### Electrical and Electronical Properties of Silicon Nanostructure Produced by Electronical Etching

optoelectronic properties of the device. Experimental details and measurements

A commercially available P-Si of square-shaped samples each of  $1x2cm^2$  area, of two different resistivity of (2.179, 0.0037)ohm.cm were prepared using a wire-cut machine. Those samples were etched with CP4 solution consisting of (HNO<sub>3</sub>, CH<sub>3</sub>COOH, HF) of ratios (3:3:5) to remove oxides. Then they were cleaned with alcohol and ultrasonic waves produced by Cerry PUL 125 device for 15 minutes then cleaned with water and ultrasonic waves for 15 minutes. Ohmic contacts were fabricated by evaporating 99.999 purity aluminum wires using Edwards coating system. The resistivity and type of conductivity of the Si substrates were measured by using (FPP) technique. Ps samples have been electrochemical produced by the etching process. The samples has been prepared at two different current density of 40, 60 mAmp/cm<sup>2</sup>

Ohmic contacts were made on both, Ps and c-Si by deposition Al film respectively , After contact and assembly processes I-V characteristic under different operating temperatures for both sample. C-V characteristics of the produced heterojunction were measured using а PM6306 programmable LRC meter supplied by Fluke at 10 KHz and reverse bias voltage ranged from (0.5-5) V. The cross point  $(1/C^2=0)$  of the  $(1/C^2-V)$ curve represents the built-in potential (Vbi ) of the heterojunction [7], The depletion layer width has been estimated using the following equation:

$$w = \sqrt{\frac{2 e_s v_{bi}}{q N_s}} \qquad \dots (3)$$

The energy band diagram of PS/c-Si heterojunction has been made theoretically depending on the experimental results , which are used in the analysis of the capacitance-voltage characteristics, photocurrent spectra, current - voltage characteristics and their temperature dependences. The Fermi level energy has been found according to the following equation :

$$Ec - E_{fn} = \frac{kT}{q} \ln(\frac{Nc}{Nd}) \quad \dots (4)$$
$$E_{fp} - Ev = \frac{kT}{q} \ln(\frac{Nv}{Na})$$

The difference between the two conduction band energies is denoted by  $\Delta Ec$  and the difference between the two valance band energies is denoted by  $\Delta Ev$ .

$$\Delta E c = c_p - c_n \qquad \dots (5)$$
  
$$\Delta E v = (Eg_n - Eg_p) - (c_p - c_n)$$

.....(6)

and  $\Delta Ec - \Delta Ev = Eg_n - Eg_p = \Delta Eg$ ....(7)

 $Eg_n$  and  $Eg_p$  are the energy of wide band and narrow gap material respectivity. On the other hand, current mechanism employs the emission model and it value given in the following equation[4]:

$$I = \operatorname{Aexp}\left[\frac{-q(\Delta Ec - Vbi)}{KT}\right]\left[\exp\left(\frac{qv}{KT}\right) - 1\right]$$
....(8)

where V is the applied bias ,and  $x_1 < x_2 < x_1 + Eg_1$  and  $\phi_1 > \phi$ Where  $x_1$ ,  $x_2$  is the electron affinity for the two semiconductor materials

2524

Electrical and Electronical Properties of Silicon Nanostructure Produced by Electronical Etching

## **Result and discussion**

C-V characteristic of heterojunction is shown in Figure (1), which is one of the most important measurements since it determines different parameters such as built-in potential, junction capacitance and junction type. The following figures give the C-V and  $1/C^2-V$ measurements both for junctions at optimum etching current density. This result show that the junction capacitance inverselv is proportional to the bias voltage for all prepared samples. The C-V characteristics of the prepared device depends on the morphology and the porosity of the etched Si surface. It is clear from the same figure that the values of junction capacitance were with increased the substrate resistivities, this is related to the same reason by which the resistivity affects the prepared junction.

The reduction in the junction capacitance with increasing the bias voltage results from the expansion of layer with the depletion built-in potential. The depletion layer capacitance refers to the increment in the charge per unit area to the incremental change of the applied This property gives an voltage. indication of the behavior of the charge transition from the donor to the acceptor region, which was found to be "abrupt", this means that the depletion layer is constant and hence the carrier concentration will be constant at the depletion layer given in Figure (1) in which the etched surfaces contains a pore-like structures. A linear relationship between C<sup>-2</sup> and reverse bias voltage was obtained for the structures. This linear relationship represents the hetrojunction between the PS layer and c-Si. The value of the built-in potentials for both substrate resistivity and different etching currnt density for the prepared junction has been obtained it has been found to have and different values depending on the properties of the prepared device since it represents the energy required by the electon to tarnsfer from the c-Si to PS. The value of  $V_{bi}$ is expected to depend on the Fermi level position in the conduction band at high carrier concentrations.

The relative permittivity (<sub>PSi</sub>) of the PS layer is determined from the C-V characteristics at the zero reverse bias voltage and the related result is given in table (1) for both resistivities respectively with different etching current density. It is clear that the relative permittivity  $(e_{nsi})$  is changed with the etching current density for both resistivities, but in general its values at high resistivity are higher than for the lower one; this is due to the thickness of the resulting porous layer in the silicon wafer with high resistivity which is lower than that of the low resistivity. The variation in

 $_{psi}$  with the etching current density is related to the silicon dissolution in the porous layer with increasing etching current density. The width of the depletion layer (W) in the porous layer is related to N<sub>D</sub>,  $\varepsilon$  and the builtin potential (V<sub>bi</sub>) using equation (3). Therefore, any change in the N<sub>d</sub> will change the depletion layer width and this makes the width of the depletion

# Eng. & Tech. Journal, Vol. 27, No. 14, 2009

Electrical and Electronical Properties of Silicon Nanostructure Produced by Electronical Etching

layer inside the porous layer for the high resistive substrate is higher than the low resistive substrate. As the etching current increases the pore size increases as well as the depletion layer width. According to the C-V measurements, we can assume that the resulting junction is one-sided junction and extends in the silicon substrate side due to the depletion process in the porous layer. For the case of the wafer (2.179)  $\Omega$ .cm, the carrier concentration changes from  $1.97 \times 10^{21}$  to  $1.75 \times 10^{21}$ ; this is related to depletion process during etching. This process occurs either because of the energy gap widening from quantum confinement, which reduces the thermal generation of free carrier or because of trapping of free carrier. A typical energy band profile of two isolated pieces of n-and semiconductors p-type and an equilibrium energy band profile of an abrupt p-n hetrojunction formed by bringing them into intimate contact will be given. The porous layer exhibts n-type conductivity when it is prepared from p-type Si substrate, which has been experimently measured using four point prope device.

It is clear that the electron affinity of wide -band gap material (pS) ( $C_n$ ) is higher than that of the substrate one (c-S)( *C*<sub>p</sub>). The formation of heterojunction with a such forbidden gap of the two materail completely overlaps then this case is called staggered. In n-PS / p-Si an isotype hetrojunction, coduction is carried out almost entirely by electrons ( the barrier to the transport of holes is much higher than the barrier seen by electrons ) and the current will be

given by the current equation of the emission model eq (2). Figure (3 a,b, c , d ) gives J-V characterctic at different cooling temperatures at the range (273-261) K° and at the four different prepared samples of different current densities and resistivities. Figure (3a, b, c, d) gives the (saturation current density) Jo vs 1000/Tfor different samples different prepared at current densities and different resistivities. The decrease in J leds to decrease in Jo. The slope of this plot can give the value of the consuction band of set  $\Delta Ec$  through equation (5).

Neglecting interface parameters determine, the construction of the energy band digram for ( PS/c-Si ) hetrojunction can be estimated by determining  $\Delta Ev$  from Figure (3) with aid of equation (6) depending on the value of  $\Delta Ec$  which has been found to be (0.06)eV hence the value  $\Delta Ev$  was found to be about of 1.09eV.This approximation has been used by many workers see e.g. refs [4,8]. The energy of Fermi level, Fermi level position ( Ec- Ef ) and ( Ef - Ev ) are calculated using equation (4)[9,10].

# Conclusion

The band line up of an isotype heterojunction with the aid of  $I_V$  and C-V characteristic at 300 K has been calculated. the band diagram shows that the formed junction behave like a simple schottky barrier diode and the energy gab overlap formed a staggered type.

# References

[1]-R. A.Ismail and M.Slmman, 2000 "fabrication and

2526

#### Eng. &Tech.Journal,Vol.27,No.14,2009

#### Electrical and Electronical Properties of Silicon Nanostructure Produced by Electronical Etching

characterization PbS/Si of heterojunction detector" J.Eng&Tech., Vol.19. [2]-S.M.Potrouse, 1996 "Efficient CuInSe/CdS heterojunction Solar cell) Eng. And tech. Vol 15, NO.6 [3]-Lang, P. Steiner and F. Kozlowski, 1993. Journal of Luminescence 57, 31W. [4]- B.L.Sharma and R.K.Purohit 1974 "semiconductor hetrojunctions " Delhi - India, Copyright @ program pres Ltd. [5]- D. F. Timokhov, F. P. Timokhov 2004 " Determination of Structure Parameters Of Porous Silicon" Journal of Physical Studies V. 8, No. 2, p. 173\_177,. [6]-S. M. Sze, 1981 "Physics of Semiconductor Devices", Wiley Interscience,. [7]-B.sppaval, G.herman1995 "Physics of Semiconductor" New York, [8]- D. F. Timokhov, F. P. Timokhov, 2004," Determination of

structure parameters of porous by photoelectric silicon the Journals of physics method" studies V. 8, No. 2. [9]-P. PANEK, 2004, "Effect of macroporous on optoelectric properties parameter of multicrystilline silicon solar cell "OPTO-electronic review 12(1), 45-48. [10]- J. T. Frederiksen, P. G. Melcher, and E. Veje 1998,"Electrical band-gap energy of porous silicon and the band offsets at the porous-silicon/ crystalline-silicon heterojunction sample measured versus temperature" Phys. Rev. B Vol. 58, No. 12.

| Table | (1). <b>The</b> | obtained | results f | from the | capacitance - | - voltage mea | surements. |
|-------|-----------------|----------|-----------|----------|---------------|---------------|------------|
|       | (-)             |          |           |          |               |               |            |

| Resistivity<br>Ohm.cm | Etching<br>currnt<br>mA | ε <sub>ps</sub> | Nd<br>cm <sup>-3</sup>         | $\mathbf{V}_{\mathrm{bi}}$ | W<br>Mm |
|-----------------------|-------------------------|-----------------|--------------------------------|----------------------------|---------|
| 2.179                 | 60                      | 4.938           | <b>1.97</b> * 10 <sup>21</sup> | 0.33                       | 2.6     |
| 2.179                 | 40                      | 2.457           | 1.75*10 <sup>21</sup>          | 0.34                       | 2.46    |
| 0.00375               | 60                      | 0.776           | 1.21*10 <sup>23</sup>          | 0.38                       | 1.16    |
| 0.00375               | 40                      | 0.956           | 1.24*10 <sup>23</sup>          | 0.37                       | 1.14    |

Eng. &Tech.Journal,Vol.27,No.14,2009

Electrical and Electronical Properties of Silicon Nanostructure Produced by Electronical Etching



Figure (3) Current density at different cooling tempretures and at different substrate resistivities.

0.6

0.5

1

0

0.1

0.3

V (Volt)

0.2

0.4

0.6

0.5

2528

1

0

0.1

0.2

0.3

V (Volt)

0.4

Eng. &Tech.Journal,Vol.27,No.14,2009

Electrical and Electronical Properties of Silicon Nanostructure Produced by Electronical Etching



Figure (4) Saturated current density vs 1000/T and at different substrate resistivity.

2529

PDF created with pdfFactory Pro trial version www.pdffactory.com



